- Oct 12, 2018
-
-
-
Dimitris Lampridis authored
-
Dimitris Lampridis authored
-
-
- Aug 10, 2018
-
-
Dimitris Lampridis authored
hdl: add RLOC constraint to gc_sync_ffs in order to keep the two FFs as close as possible to each other
-
- Jul 30, 2018
-
-
Dimitris Lampridis authored
-
- Jul 27, 2018
-
-
Dimitris Lampridis authored
-
- Jun 08, 2018
-
-
Dimitris Lampridis authored
-
- May 29, 2018
-
-
Grzegorz Daniluk authored
-
- Mar 23, 2018
-
-
Dimitris Lampridis authored
-
Dimitris Lampridis authored
-
- Mar 20, 2018
-
-
Dimitris Lampridis authored
-
Dimitris Lampridis authored
-
- Mar 16, 2018
-
-
Tristan Gingold authored
-
- Mar 08, 2018
-
-
Dimitris Lampridis authored
-
- Jan 23, 2018
-
-
Dimitris Lampridis authored
-
- Dec 13, 2017
-
-
Grzegorz Daniluk authored
-
- Nov 28, 2017
-
-
Tomasz Wlostowski authored
-
- Oct 11, 2017
-
-
Dimitris Lampridis authored
-
Dimitris Lampridis authored
-
Dimitris Lampridis authored
-
Dimitris Lampridis authored
-
Dimitris Lampridis authored
-
- Oct 10, 2017
-
-
Dimitris Lampridis authored
-
- Aug 25, 2017
-
-
Grzegorz Daniluk authored
-
- Aug 22, 2017
-
-
Tomasz Wlostowski authored
-
- Feb 10, 2017
-
-
Evangelia Gousiou authored
added gc_dyn_extend_pulse.vhd where the width of the extended pulse comes as an input rather than a generic.
-
- Feb 03, 2017
-
-
Dimitris Lampridis authored
-
- Dec 15, 2016
-
-
Signed-off-by:
Dimitris Lampridis <Dimitris.Lampridis@cern.ch>
-
Signed-off-by:
Dimitris Lampridis <Dimitris.Lampridis@cern.ch>
-
Signed-off-by:
Dimitris Lampridis <Dimitris.Lampridis@cern.ch>
-
Signed-off-by:
Dimitris Lampridis <Dimitris.Lampridis@cern.ch>
-
- Nov 29, 2016
-
-
Dimitris Lampridis authored
-
- Nov 28, 2016
-
-
Dimitris Lampridis authored
common/gc_i2c_slave: added option to allow automatic ACK of address byte without external user intervention
-
- Sep 27, 2016
-
-
Evangelia Gousiou authored
-
Tomasz Wlostowski authored
-
Tomasz Wlostowski authored
gc_frequency_meter: use gc_pulse_synchronizer for external PPS pulse (in case the measured frequency is slower than the gating frequency)
-
- Aug 30, 2016
-
-
Signed-off-by:
Maciej Lipinski <maciej.lipinski@cern.ch>
-
- Aug 25, 2016
-
-
Maciej Lipinski authored
It seems that similar modules might be needed in other designs. The added gc_async_signals_input_stage provides: - synchronisation of input digital asynchronous pulses with the clock - degliching (filter len config through generic) - single-clock pulse generation - extended pulses generation (config through generic)
-
- Aug 24, 2016
-
-
Maciej Lipinski authored
The new gc_single_reset_gen can generate a single reset signal that is synchronous with the system clock domain (input clk). The input to the module is a vector of asynchronous reset signals, such as PCIe reset or button. These input signals are synchronised with the clock domain. Additionally, the powerup count-down is taken care for by the module. The resulting single reset signal is passed through a programmable number of flip-flops at the output (g_out_reg_depth) so that the ISE optimizer has easier work with the global reset funout. This module is a generalized and (hopefully) improved version of the spec_reset_gen.vhd that is copy+pasted into many SPEC-based designed. It was suggested during a review of one of such designes that this reset should be added to general-cores. This is the execution of this feedback. This module might be potentially integrated with the other available reset-generation module (gc_reset.vhd).
-