- Aug 18, 2017
-
-
Grzegorz Daniluk authored
-
- Aug 17, 2017
-
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
- Aug 16, 2017
-
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
- Aug 10, 2017
-
-
Grzegorz Daniluk authored
-
- Aug 08, 2017
-
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
- Jul 07, 2017
-
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
compiled from commit: 25f814a update ppsi to fix 1-pps generation in Master mode
-
- Jul 06, 2017
-
-
Maciej Lipinski authored
-
Grzegorz Daniluk authored
-
- Jul 04, 2017
-
-
Grzegorz Daniluk authored
-
-
PPS csync is asserted one 125MHz ref clock cycle before the actual PPS. It can be used for aligning another signal to the PPS.
-
platform/xilinx: add generics to Xilinx platform to select which GTP channel to use (defaults to ch1)
-
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
wrpc-sw binaries compiled from commit: a2dd8bb9: spec_defconfig: remove spaces from built-in init script
-
- Jun 30, 2017
-
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
txts -> dio_p/n_o[2] (= Lemo 3) rxts -> dio_p/n_o[1] (= Lemo 2; formerly used for 62.5 MHz RefClk)
-
-
-
Grzegorz Daniluk authored
-
- Jun 26, 2017
-
-
Since generic fifo has been fixed in general cores, the threshold values have been corrected accordingle and the threshold for transmission needn't have an offset to work
-
- Jun 23, 2017
-
-
Grzegorz Daniluk authored
wrpc-sw: 24ebdb5: print also built-in init script with _init show_ cmd
-
Grzegorz Daniluk authored
-
Grzegorz Daniluk authored
-
- Jun 22, 2017
-
-
Maciej Lipinski authored
-
Maciej Lipinski authored
-
- Jun 20, 2017
-
-
Maciej Lipinski authored
-
Maciej Lipinski authored
-
Maciej Lipinski authored
-
- Jun 19, 2017
-
-