- Aug 05, 2013
-
-
-
-
-
-
-
wr_endpoint/ep_tx_packet_injection: initial support for hardware packet injection (testbench-proven, no HW test yet)
-
-
-
wr_endpoint: modified VCR1 register to allow direct access to VLAN Untagged Set/Injection Template Buffer. Also, re-generated the wishbone slaves with new wbgen2
-
-
Tomasz Wlostowski authored
-
Tomasz Wlostowski authored
-
- Jul 29, 2013
-
-
Grzegorz Daniluk authored
-
Tomasz Wlostowski authored
-
- Jul 26, 2013
-
-
Grzegorz Daniluk authored
When WR PTP Core is set in GrandMaster mode it aligns its nanosecond counter to 1-PPS and 10MHz coming from external source. When user wants to set seconds counter to a desired value, the nanosecond counter was also set (zeroed) causing additional (random) offset to the external source.
-
- Jul 25, 2013
-
-
Tomasz Wlostowski authored
Conflicts: modules/wr_softpll_ng/wr_softpll_ng.vhd
-
Tomasz Wlostowski authored
-
- Jul 05, 2013
-
-
Grzegorz Daniluk authored
-
- Jun 12, 2013
-
-
Mathias Kreider authored
-
- Jun 04, 2013
-
-
Signed-off-by:
Grzegorz Daniluk <grzegorz.daniluk@cern.ch>
-
Signed-off-by:
Grzegorz Daniluk <grzegorz.daniluk@cern.ch>
-
Signed-off-by:
Grzegorz Daniluk <grzegorz.daniluk@cern.ch>
-
Signed-off-by:
Grzegorz Daniluk <grzegorz.daniluk@cern.ch>
-
- May 22, 2013
-
-
Wesley W. Terpstra authored
-
Wesley W. Terpstra authored
-
Wesley W. Terpstra authored
-
- May 15, 2013
-
-
Stefan Rauch authored
This had nothing to do with WR, wasn't used here, and is now removed.
-
- May 07, 2013
-
-
Wesley W. Terpstra authored
-
- Apr 30, 2013
-
-
Wesley W. Terpstra authored
-
- Apr 26, 2013
-
-
This may fix the WRs locking offsets issue & save a lot of FPGA resources. Signed-off-by:
Grzegorz Daniluk <grzegorz.daniluk@cern.ch>
-
Wesley W. Terpstra authored
-
- Apr 25, 2013
-
-
Wesley W. Terpstra authored
-
- Apr 24, 2013
-
-
Wesley W. Terpstra authored
-
- Apr 23, 2013
-
-
Wesley W. Terpstra authored
-
Wesley W. Terpstra authored
also, the datasheet says our new flash chips are only good to 33MHz with slow reads. change quartus fpga load config to 20MHz (not 40).
-
- Apr 19, 2013
-
-
Mathias Kreider authored
-
Mathias Kreider authored
bugfixes
-
- Apr 17, 2013
-
-
Tomasz Wlostowski authored
-
Tomasz Wlostowski authored
wr_core: adapted for multichannel SoftPLL. Added SPLL channel phase detector mode and debug FIFO enable generic parameters. Updated tm_aux_lock_en, tm_aux_locked, tm_dac_wr to support multiple aux clocks correctly
-
Tomasz Wlostowski authored
wr_softpll_ng: choice between Bang-Bang and DDMTD channels. Made debug FIFO optional in wbgen2 core (new wbgen2 required). Dynamic reconfiguration of BB dividers/gating
-