... | ... | @@ -21,8 +21,9 @@ PTP. |
|
|
time. 12 bit ADC
|
|
|
- Xilinx Spartan-3 FPGA
|
|
|
- Read out using IPBus over Gigabit Ethernet.
|
|
|
- Two-edge pluggable to increase channel count. Can share clock ,
|
|
|
trigger and Ethernet link
|
|
|
- Two-edge pluggable to increase channel count. 16 differential pairs
|
|
|
on each connector.
|
|
|
- Connected boards can share clock , trigger and Ethernet link
|
|
|
- Two Gigabit serial links with SFP cages
|
|
|
- Two Gigabit serial links connected via SATA connectors
|
|
|
- Single +12V supply
|
... | ... | |