... | @@ -4,7 +4,7 @@ An FPGA Mezzanine Card (FMC) for clock & data recovery (CDR) from |
... | @@ -4,7 +4,7 @@ An FPGA Mezzanine Card (FMC) for clock & data recovery (CDR) from |
|
optical sources has been developed at CERN. Its major components are a
|
|
optical sources has been developed at CERN. Its major components are a
|
|
commercial clock/recovery IC, an optical receiver with FC connector and
|
|
commercial clock/recovery IC, an optical receiver with FC connector and
|
|
an SFP+ cage. The boards also offers two coaxial I/O connectors (LEMO
|
|
an SFP+ cage. The boards also offers two coaxial I/O connectors (LEMO
|
|
series 00). The FMC is often referred-to as TTC FMC since its main
|
|
series 00). The FMC is also referred-to as TTC FMC since its main
|
|
purpose is to play the role of Timing Trigger and Control (TTC) receiver
|
|
purpose is to play the role of Timing Trigger and Control (TTC) receiver
|
|
for particle physics applications (together with the associated FPGA
|
|
for particle physics applications (together with the associated FPGA
|
|
firmware).
|
|
firmware).
|
... | | ... | |