|
|
# Project description
|
|
|
|
|
|
The FMC DEL 1ns 2cha *pulse delay module* provides two TTL pulse-outputs
|
|
|
with independently adjustable delay and pulse width. Pulses are
|
|
|
triggered by a common TTL input with adjustable threshold.
|
|
|
The timing is synchronized either to an external reference clock or an
|
|
|
internal 125 MHz VCXO (white rabbit compatible). Delay and pulse width
|
|
|
can be fine-adjusted with a resolution of 10 ps.
|
|
|
Signal paths have been optimized for low jitter and high frequency pulse
|
|
|
repetition
|
|
|
rates.
|
|
|
The FMC DEL 1ns 2cha *pulse delay module* provides two TTL pulse-outputs with independently adjustable delay and pulse width. Pulses are triggered by a common TTL input with adjustable threshold.
|
|
|
|
|
|
The timing is synchronized either to an external reference clock or an internal 125 MHz VCXO (white rabbit compatible). Delay and pulse width can be fine-adjusted with a resolution of 10 ps.
|
|
|
|
|
|
Signal paths have been optimized for low jitter and high frequency pulse repetition rates.
|
|
|
|
|
|
The card has been designed for generating a periodic gating signal for the [LHC Schottky Monitor](https://cds.cern.ch/record/2207308/files/mopmb060.pdf) at CERN. In this application it uses the LHC RF frequency (400.789 MHz) as an input clock and revolution frequency (11.245 kHz) as a trigger. In each turn it can be programmed to generate a pulse to enable a HMC547 fast gate in any of the 3564 bunch slots. The pulse width and delay can be adjusted to optimise the measurement. The two output channels provide independent gating of the horizontal and vertical systems of a single LHC beam.
|
|
|
|
|
|
[![](/uploads/5501bc2d6ca25f5aed0b6f7054448e97/EDA-03339-V3-top_thumb.jpg)](/uploads/c2b4aca4eb2bc579d8af2e4a10e2d298/EDA-03339-V3-top.jpg)
|
|
|
|
... | ... | @@ -85,10 +83,9 @@ rates. |
|
|
|01-05-2017|Decision to change from surface mount SMA connectors to through hole due to reliability issues. [Amphenol 901-10138](http://www.amphenolrf.com/901-10138.html) selected as a replacement.|
|
|
|
|22-05-2017|Version 3 design changes finished.|
|
|
|
|14-09-2017|12 assembled PCBs received and tested.|
|
|
|
|
|
|
|23-02-2023|After years of successful operation in the LHC Schottky Monitor, the project has been revisited due to a new application at CERN requiring implementation on a SPEC carrier instead of the SVEC. For this the gateway has been ported to the latest SVEC/SPEC base designs.|
|
|
|
|
|
|
-----
|
|
|
|
|
|
Michael Betz, Tom Levens, Jan Pospisil - 09 February 2016
|
|
|
|
|
|
|