... | ... | @@ -66,6 +66,6 @@ In order to allow for a widespread testing and potential adoption of the technol |
|
|
|
|
|
In all of the cases, the main of the problems at the time of applying the GALS approach to complex SoC designs are related with the obscurity and lack of the required fine-grained control in the proprietary FPGA synthesis and floorplanning toolchains.
|
|
|
|
|
|
For this reason, we are currently migrating the designs to a 100% FLOSS FPGA toolchain, based on Project IceStorm, Yosys and Nextpnr. In this way, in the repository you will find the **VHDL and Verilog version** of simple asynchronous cells and a series of **practical examples** based on the [Lattice iCEstick Evaluation Kit](https://www.latticesemi.com/icestick)
|
|
|
For this reason, **we are currently migrating the designs to a 100% FLOSS FPGA toolchain**, based on [Project IceStorm](http://www.clifford.at/icestorm/), [Yosys]((http://www.clifford.at/yosys/) and [Nextpnr](https://github.com/YosysHQ/nextpnr). In this way, in the repository you will find the **VHDL and Verilog version** of simple asynchronous cells and a series of **practical examples** based on the [Lattice iCEstick Evaluation Kit](https://www.latticesemi.com/icestick)
|
|
|
|
|
|
- **NOTE:** currently, only the basic micropipeline demo is available. |