FMC DEL 1ns 4cha:be77deffb943888a013713940b2708daf22ad6bf commitshttps://ohwr.org/project/fmc-delay-1ns-8cha/commits/be77deffb943888a013713940b2708daf22ad6bf2014-05-27T15:18:35Zhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/be77deffb943888a013713940b2708daf22ad6bfcircuit_board: synced with EDMS V6.0 release2014-05-27T15:18:35ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/7dd0a8c348dee0a3a660143c80487a8aa1bc826fhdl/top/spec: reduce fine '295 outputs drive strength on the SPEC too2014-03-26T08:44:07ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/a3f676c402a931c43ed2654bddd7dbaf8f23e01ahdl/syn/svec: migrate to ISE 14.52014-03-25T15:08:20ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/cf1ce608d8f120552e2be21e5f873b54b1b67d95hdl/top/svec: reduce delay line control outputs drive stregths (fixes signal ...2014-03-25T15:07:24ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/6bf2c42be005b2c90992f7ae3b13a8a8132fe505hdl/rtl/fd_delay_line_arbiter.vhd: delay output by 1 cycle to improve timing ...2014-03-25T15:06:03ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/883c423a5c0882cf5a27de7194816d24ccaba993hdl/testbench/svec_wr_top: verify the new arbiter2014-03-24T13:21:52ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/7dea47db25e1fc1fb55a1d1946a51ac0339f2a5ahdl/rtl/fd_delay_line_arbiter.vhd: rewritten for faster arbitration to never ...2014-03-24T13:20:33ZTomasz Włostowskitomasz.wlostowski@cern.ch
The commit also adds possibility of wiring the channel driver 0 and ACAM data valid strobes/state indication
to the front panel LEMO connectors on the SVEC carrier, for the purpose of debugging ACAM/output stage processing latency.https://ohwr.org/project/fmc-delay-1ns-8cha/commit/c2353fcdabbab818678c389007f664267cfc8f13hdl/[top,syn]: updated manifests and ISE projects to the latest submodule ver...2014-03-19T12:55:57ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/68cd74280bfa0cbad02f5e4a3b3faef7b6c6e309hdl/[top,syn]: moved s[v|p]ec/wr to just svec/spec, there is no non-WhiteRabb...2014-03-19T12:54:44ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/6dd38ee33890c277b489a3f1309bbe21eb5e2490hdl/top: default synthesis includes WR core firmware and exludes Etherbone2014-03-19T12:50:09ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/fad0bf61739089e4c8f4c9fdb9c7dfd9b4407a78hdl/top: removed redundant copies of spec_serial_dac(_arb), now they are in w...2014-03-19T12:47:53ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/d5b92e69206d52bcdc0eccab14b4263d4b7b4c3ehdl/ip_cores: updated wr-cores to include the SOF fix2014-03-19T12:46:29ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/de2431fbbb5ba8d1bb36f0691a6d0ef31954837chdl/ip_cores: updated wr-cores to contain ep_packet_filter timing fix2014-03-18T20:13:06ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/ce0d0232fca1f753606d4d06db95473df99decfdhdl/syn: bundled release 2.1 of the WR core for WRC firmware integration2014-03-18T20:07:00ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/41151ff396cacaf3e2faaeb3ff2759af9d7a80dahdl/top/svec/wr/svec_top.ucf: relax inter-clock domain timing2014-03-18T20:05:46ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/39480871158d3f80dcf07ef57b85dd710311586ahdl/top/svec/wr/bicolor_led_ctrl.vhd: eliminate latch2014-03-18T20:05:18ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/556b339f9c6ab8b11f120defcb2d0fe77711708ahdl/ip_cores: add gn4124-core as a submodule2014-03-18T20:04:30ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/70c0e0331fcf94f3067f5f677c01b59eee534b63hdl/syn/svec: updated ISE project to use local ip_cores/ repo checkouts2014-03-17T14:57:28ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/e93ae2978c465668185674a0cb69d42857f6994bhdl/rtl/fd_spi_dac_arbiter.vhd: mask WR Core DAC write signal with TCR.WR_ENA...2014-03-17T14:54:03ZTomasz Włostowskitomasz.wlostowski@cern.ch
This prevents the WR Core from messing up with the FD DAC settings when an incorrect
WRC firmware is loaded.https://ohwr.org/project/fmc-delay-1ns-8cha/commit/d3e6cf13b982c4c7708007e47ab57eade946f9d0hdl: added submodule references for SVEC release bitstream2014-03-13T09:45:05ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/ff0bea1bbff1ca30908062afba28635340160636hdl/top/svec: removed redundant xvme64x_core.vhd2014-03-13T08:55:00ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/8ea34c3dd7d0fe6e272d5bf07fab75d72b999db5hdl/top/svec: fixed WRPC SDB bridge offset (should be relative)2014-01-21T09:11:21ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/bd45952684521ec48302f13a70f74bec9d3c4a73hdl/top/svec: WR support for both mezzanines (migrated to WRPC with multiple ...2014-01-21T09:10:42ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/881f5c68d483200bfff5a7e5fb72cdac0c3a4b5ahdl/top/svec: moved vme64x-core repo to git2014-01-21T09:06:22ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/cec52178a4b9c724ac3ffc3797b4aee52a47e652hdl/syn/spec: updated the WR core builtin firmware to the 2.1 official release.…2014-01-17T14:26:37ZTomasz Włostowskitomasz.wlostowski@cern.chhdl/syn/spec: updated the WR core builtin firmware to the 2.1 official release. Enabled synthesis with embedded firmware by default.
https://ohwr.org/project/fmc-delay-1ns-8cha/commit/c617457b9058f800cc7a42febe244cff4fe5291bhdl/top/spec: added missing constraints on GTP RX clock2014-01-17T14:25:28ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/27f3e721a99f1f1efc680b4836661afbfcf64f86hdl/top/spec: migrate to git version of the Gennum core2014-01-17T14:25:06ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/d78c214c48009a4a65d5e7a18bee79e8f07fff86rtl: removed alignment of the DCR register to 8 (it was a bug hidden by wrong…2013-12-04T16:22:10ZTomasz Włostowskitomasz.wlostowski@cern.chrtl: removed alignment of the DCR register to 8 (it was a bug hidden by wrong alignment handling bug in wbgen)
https://ohwr.org/project/fmc-delay-1ns-8cha/commit/b2a1db4e2d3056d840bc9db60e1e1d19f6a60b37doc: long term test report2013-11-07T13:18:43ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/ddbf6ec04cb2e07eb083ad1a0d6e0ac1f2a41bf1hdl/top/spec/wr/spec_top.vhd: updated to the multi-aux clock WR core2013-09-09T14:38:39ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/605cafb38f60c447fbfa4211cfecd25a02ce4d37rtl/fd_channel_wishbone_slave: FRR register should be in clk_ref domain2013-07-25T09:37:16ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/e8cf78762b0adeee9d296f49759402338d72407edoc/design-notes: fixes after Erik's feedback2013-07-09T17:29:25ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/dc61674fb8980632a250615ed9cada7bdfe3b1cbdoc/design-notes: fixes after Javier's feedback2013-07-04T16:20:06ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/f5f3da02452734a8e699d29eebfb62607a07cf8dhdl/rtl: fix unclear timebase offset signal name2013-07-04T08:46:55ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/4e9db31d8e9ea932d855e759df9b96c0d04be320rtl,doc: fixes in Wishbone registers documentation2013-07-04T08:44:16ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/14302385167810205fc2103e4956da9477ddbea7doc/design-notes: version 1.0 candidate (check for errors)2013-07-03T13:52:43ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/4d14ac356ef2cd622d599d9695b8f8b12f991d90hdl/top/svec: support for SVEC front panel LEDs displaying WR/VME status2013-06-11T11:57:03ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/1f87dc6af07fc409fc63f5676e4b98083e206009top/spec/wr: temporary revert to older WR Core timing interface2013-06-06T08:42:12ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/d7d5c816dec2508a72e7591059277ad00827b6aaMerge branch 'doc-design-notes'2013-05-24T09:25:52ZTomasz Włostowskitomasz.wlostowski@cern.chhttps://ohwr.org/project/fmc-delay-1ns-8cha/commit/d4ed83402f2916b788dc1b4629efcc35a13f068bdoc: wip2013-05-24T09:25:27ZTomasz Włostowskitomasz.wlostowski@cern.ch