Skip to content

  • Projects
  • Groups
  • Snippets
  • Help
    • Loading...
  • Sign in
F
FMC DEL 1ns 2cha
  • Project
    • Project
    • Details
    • Activity
    • Cycle Analytics
  • Repository
    • Repository
    • Files
    • Commits
    • Branches
    • Tags
    • Contributors
    • Graph
    • Compare
    • Charts
  • Issues 2
    • Issues 2
    • List
    • Board
    • Labels
    • Milestones
  • Merge Requests 0
    • Merge Requests 0
  • Wiki
    • Wiki
  • image/svg+xml
    Discourse
    • Discourse
  • Members
    • Members
  • Collapse sidebar
  • Activity
  • Graph
  • Charts
  • Create a new issue
  • Commits
  • Issue Boards
  • Projects
  • FMC DEL 1ns 2cha
  • Wiki
  • Home

Home

Last edited by Erik van der Bij Jan 13, 2020
Page history

Project description

The FMC DEL 1ns 2cha pulse delay module provides two TTL pulse-outputs with independently adjustable delay and pulse width. Pulses are triggered by a common TTL input with adjustable threshold.
The timing is synchronized either to an external reference clock or an internal 125 MHz VCXO (white rabbit compatible). Delay and pulse width can be fine-adjusted with a resolution of 10 ps.
Signal paths have been optimized for low jitter and high frequency pulse repetition rates.


Block diagram


Specifications

Parameter Value
Channels Two independently programmable output channels sharing a clock and trigger input.
Signal connectors SMA for all signals, can be replaced by LEMO 00 if required
FMC connector Low Pin Count (LPC), Vadj >= 2.5V
Input signal level Clock: 150mVpp to 2Vpp.
Trigger: 5V maximum, adjustable input threshold.
Output signal level Clock: 800mVpp square wave.
Output: TTL, outputs capable of driving a 50 Ohm load, > 2 V/ns slew rate
Operating modes TBC
Maximum input clock frequency 1.2GHz to clock divider
~200MHz after divider (for SVEC)
Minimum input clock frequency 100 MHz after divider
Clock divider ratio 1..32
Minimum input pulse width Depends on input clock frequency (1x clock period)
Maximum input pulse rate Depends on input clock frequency (1x clock period)
Output pulse width 2ns (min) to maintain 2.5Vpkpk output level
Output pulse spacing Depends on input clock frequency (1x clock period)
Trigger to output delay TBC
Timebase accuracy ±10ppm with onboard VCXO
Delay accuracy TBC
Power consumption P3V3: 1.5 A
P12V: 50 mA

Detailed project information

  • Schematic: EDA-03339-V3-0_sch.pdf
  • Production documentation (EDMS): EDA-03339

Contacts

Commercial producers

  • The card is not commercially produced.

General question about project

  • Tom Levens - CERN

Project Status

Date Event
04-01-2016 Work on schematics started.
27-01-2016 First version of schematics ready for review.
05-02-2016 Layout started by CERN design office.
08-02-2016 Inclusion of project on OHWR.
15-03-2016 Layout completed.
27-05-2016 First two prototype boards received.
10-08-2016 First prototype boards under test.
12-08-2016 Some small issues found but the board is functional.
03-11-2016 First two prototype boards deployed (on a SVEC) in LHC for control of Schottky Monitor fast gates.
19-01-2017 Module presented at the BI Technical Board (slides).
01-05-2017 Decision to change from surface mount SMA connectors to through hole due to reliability issues.
Amphenol 901-10138 selected as a replacement.
22-05-2017 Version 3 design changes finished.
14-09-2017 12 assembled PCBs received and tested.

Michael Betz, Tom Levens - 09 February 2016

Clone repository
  • Documents
  • Home
  • Documents
    • Images
More Pages

New Wiki Page

Tip: You can specify the full path for the new file. We will automatically create any missing directories.