Commit 4a7a82b0 authored by Jan Pospisil's avatar Jan Pospisil

added documentation for AD9512 fine delay

parent 5889bebd
AD9512 Fine Delay
=
The last output (OUT4) from the AD9512 clock divider chip can be delayed. When this fine delay is enabled (i.e. not in bypass mode), delay on this output can be set in 32 steps (0-31). This delay has an offset, so there is still some delay even for step=0 (when not in bypass mode).
This delay is describe here for the 400.789 MHz input clock and the divider set to 2, i.e. 200.3945 MHz clocks on AD9512 outputs. Register field "Ramp Capacitor" needs to be set to 1 and "Ramp Current" to 3 for this case, thus the delay offset is 0.44 ns and full delay range is 1.99 ns adjustable in 32 steps. This yields a delay from 0.44 to 2.43 ns with step of 64 ps. This spans roughly half of the AD9512 output clock period.
Markdown is supported
0% or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment