Commit c4c3236b authored by Dimitris Lampridis's avatar Dimitris Lampridis

hdl: minor refactoring of SVEC reference design to align it with the SPEC one

parent 19d130b1
......@@ -24,8 +24,8 @@ xilinx::project set "Enable Multi-Threading" "4" -process "Place & Route"
xilinx::project set "Register Balancing" "Yes"
xilinx::project set "Register Duplication Map" "On"
xilinx::project set "Placer Extra Effort Map" "Normal"
xilinx::project set "Extra Effort (Highest PAR level only)" "Normal"
#xilinx::project set "Placer Extra Effort Map" "Normal"
#xilinx::project set "Extra Effort (Highest PAR level only)" "Normal"
xilinx::project save
......
Markdown is supported
0% or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment